# **Project Monitor Form**

| Project: CMS FED                   | PMF number: 29              |
|------------------------------------|-----------------------------|
| <b>Date:</b> Tuesday 29-April-2003 | <b>Sheet:</b> 1 <b>of</b> 2 |

Project Implementation phase.

## FED-PMCs:

20 assembled PMCs at RAL.

Missing inductors have held up remaining cards. Now gone to new distributor and expect inductors next week.

Set up the PMC test bench (took back NI/VXI interconnect from FED crate.)

We started testing first 5 cards. Preliminary loading and input tests ok.

Measurements with internal clocks and triggers showed up 2 bad channels (out of 40). One was loose resistor (easily located and fixed). Second (gain setting off) is now looked at.

Meanwhile we found a major problem. Cards would not boot FPGA from Flash EPROM.

But found that replacement Atmel Flash (AT45DB041B) part had been provided which now expects Vcc = .3 V cf 5V. NB Basic tests including read/write to Flash memory appeared ok.

Fortunately can patch this on board. (and signal inputs were still compatible with CPLD.) Now all patched cards boot reliably.

Setting up for external clock and trigger tests.

Few more minor tests to do then load final firmware version and test in Linux PC before delivery.

## FEDv1:

# **Electrical Testing**

James has been testing driving >1 FE modules at once by chaining N test cards together driven by one signal generator. Found (and fixed) 1 bad channel on FEDv2 (dry joint on diode.) Intention is to use this with final firmware to get some realistic power measurements (albeit without OptoRx.)

Improved user manual for test card.

### Firmware

Upgraded tools. To FPGA Advantage 5.4 and Xilinx 5.2

Cures System ACE file creation problems (can now have > 30 FPGAs on chain).

Delay FPGA: Final design is now in standard load (i.e. in Compact Flash.)

FE-FPGA: Ivan has taken Bill Gannon's source design and produced bit file. Added chip scope on input channels.

Tested DDR data transfer from Delay to FE FPGA works.

Now in standard load.

Next test using Scope Mode readout. Need serial comms or fix registers.

BE FPGA: Close to being ready to test. Several blocks implemented despite problems caused by tools upgrade. Tracker header information from FEs now added. Data path for readout to VME is implemented (with necessary hold offs for VME FPGA buffers.)

Now doing final timing simulations. Still have a problem with circuit for responding to buffer

overflows (will skip this logic if necessary and just ensure no overflow conditions can occur.) Need some minor additions for Scope Mode (add software trigger register and dummy tracker header.)

Aim to produce bit file this week as Saeed is effectively then off for 2(3) weeks. Ed/Ivan can add serial comms receiver and Chip Scope to test data transfers.

VME-FPGA: Serial comms sender in VME FPGA is working. Problem in receiver in BE FPGA is being debugged. Some bugs were introduced to basic VME interface, but were later cured.

# **CERN Tracker Week**

New FEC system will use QPLL chip in clock chain. Requires new TTCvi when using new FEC.

But no changes needed to FEDv1.

Requirements for functionality (firmware and software) of FEDv1 in Large Scale Assembly centres were clarified.