# **Project Monitor Form**

| Project: CMS FED                | PMF number: 51              |
|---------------------------------|-----------------------------|
| <b>Date:</b> Friday 26 Nov-2004 | <b>Sheet:</b> 1 <b>of</b> 2 |

Project Implementation phase.

#### FED-PMCs

Last 4 working spares shipped to CERN.

#### FEDv2

Extensive tests have been carried out on FEDv2 with new S-LINK Transition cards (see report from James Leaver).

Problems with 4 stuck S-LINK data lines (UD16-19 and only on FEDv2) eventually discovered to be due to change in the default pin configuration with new FPGA tools (ISE 6.x dual purpose SELECT MAP parallel configuration lines). Took a lot of investigations to understand this. Suspected Transition card, FEDv2 pcb, crates, firmware!

CRC errors due to changes in timing with LVDS S-LINK clock. Also some confusion due to unexpected insertion of CRC code by FEDKit PMC. Some CRC errors remaining at high occupancy under investigation. Not clear whether problem is in data transfer or CRC calculation.

Data from 2 mixed events were observed at high rates. Eventually traced to occasional mistake in QDR write pointer during S-LINK back pressure. Fixed.

Cross talk measurements show some effect of a pulse on the immediate neighbouring ADC channels (see report from James Leaver). Effects are probably tolerable. Fibres with mistimed headers cause unacceptable interference and need to be avoided.

Noise measurements on FEDv2 consistent or slightly better than previous on FEDv1. No anomalous noise on 5<sup>th</sup> channels.

Testing results so far indicate that FEDv2 design could be used for production with only minor component value changes on FE analogue (see below)

#### Manufacture

Agreed schedule with DDi on 2<sup>nd</sup> Nov for Pre-series production of 25 off FEDv2:

**Place order on 15<sup>th</sup> Nov** to manufacture 25 PCBs using Final v2 design (c.f. quotation design used for 18 & 19). Additional information provided in drilling drawings to specify acceptable board thickness.

Assemble 5 off starting December  $13^{th}$ , delivery 5 off  $1^{st}$  week in Jan 05.

Then 2 weeks for test before assemble 20 off go ahead in Jan 24th, **delivery 20 off expected** week of Feb 21st.

Schedule is tight to commission individual boards and complete the full crate tests before start delivery to CERN for LSA.

During Tracker week various LSA centres put forward their electronic delivery requests. Overall

totals and schedule for FEDs is still unclear. Aiming for **delivery of first boards by end of May 05.** 

Assembly will be on main Siemens production line.

Free issue components. Boundary Scan at RAL.

Production quantity components at RAL for QDRs and EL2140C (Opamps).

NB Bulk of production TTCrx/PIN components will go to DDi.

On final checking of kit we found a couple of missing components. However, these are expected to be in hand by next week when kit is due for collection (should also have new load resistors).

Design Testing:

Tests by Stefanos of FE Analogue component values using modified board nr 02 were postponed until after October test beam. Initial results indicate Load Resistor should be reduced to about 62 Ohm to maintain flexibility in link gain settings. Capacitor values to remain unchanged as no significant improvement to settling time observed. Tests need to be repeated on a FEDv2.

#### Firmware:

Temp sensor I2C errors fixed (in firmware).

System ACE interface for in-situ Compact Flash reprogramming is working again.

Implementation of List of Missing Features in URD in progress.

TTC chan B short and long commands e.g. Resync now being implemented.

Proposal for reduced header format and additional error monitoring registers presented at this meeting.

## **Assembly Plant Testing**

Procedures have been optimised. Draft of document describing test plan to be carried out at Assembly plant released. DDi head of test section due to visit next week.

The backplane pcb, which is used to distribute the JTAG programming line along J0, has been tested successfully with 2 FEDv2s. A total of 5 pcbs have been made.

VME loop back card for Boundary Scan has been delivered and tested successfully (5 cards made).

Rack at CERN to be inspected by Ivan in December. Space in R25 lab identified.

Ivan is investigating extensions to JTAG Boundary scan products.

#### Other Items

CERN 25 nsec beam test took place in October using same 4 FEDs as in May. FEDs with latest standard release.

**ACE File: 16\_07\_04\_1500** = (Delay 02\_1B; FE 03\_16; BE 02\_43)

EPROM: VME\_03\_0F

NB Still need to upgrade old boards at CERN (to be FEDv2 compatible) by simple addition of couple of LVDS clock resistors.

Moved PCI-X PC from PPD to R25 lab (now named cmsfed1.te.rl.ac.uk). Only one of our SBS cards is compatible with PCI-X.

### Tender:

Tenders from 7 companies received on 27<sup>th</sup> October.

Adjudication panel met on 8<sup>th</sup> Nov.

3 companies selected for Framework contract DDi, STI, Cemgraft.

Meeting held with DDi on 18<sup>th</sup> Nov to discuss details of contract, testing etc.

Awaiting estimate of testing costs following visit to RAL.