# **Project Monitor Form**

Project: CMS FED
PMF number: 33
Date: Thursday 26-June-2003
Sheet: 1 of 2

Project Implementation phase.

## FED-PMCs:

Front-panels and other bits arrived on 23.06 Should start shipping batches next week. CMS are happy if they arrive by Tracker week.

We have also had the "spare" 10 boards assembled (but of course untested.)

#### FEDv1:

### Manufacture

Additional delay caused by uneven edges and "pips" on boards leading to misalignments on assembly machines.

2 boards (one with 8xOptoRx) now expected at RAL tomorrow Friday 27<sup>th</sup> June.

Plus 1 board was returned yesterday by Assembly company partially done (noticed a "scar" seen over 6 tracks.) PCB manufacturer was contacted and sent tech manager. Fixed with scalpel. Looks like "dirt" got trapped between 2 layers (silkscreen or resist?). Claimed this would not have caused shorts as auto tests would have reported such a problem. Will check history files. We'll use this board for power tests.

# Firmware

## **Delay-FPGA**:

Some time spent investigating problems with clock skewing (was not covering full 360 degrees.) Problem eventually localised to serial command decoder and now fixed. Simulation had worked perfectly? It wasn't possible to use ChipScope easily in this design hence harder to debug, back to using a couple of test pins and a real scope!

# FE-FPGA:

Now observing "almost realistic" APV tick and frames in Scope mode. Data is generated in BE test design and fed by cable to Electrical test card inputs. We can also adjust data level within frame w.r.t. to header level.

Just started to set-up FE into Frame Finding mode. See "lock" signal come on and off, but as yet do not observe the Frame Sync signal (indicating valid headers are found.)

#### **BE FPGA:**

Now testing with final design on FED. Started by debugging serial command interface by optimising clock distribution (same procedures as in test design.). Lots of detailed debugging of address and data patterns using ChipScope. Nb We can't do trick of locking this design in place. But ChipScope results seem reliable so far, albeit we can't risk observing too many lines at once. Addresses and FE data entering QDR now seem in correct order. But precise timing/alignment

can only be checked by reading out memories. Now trying to get readout of QDR to work.

### VME FPGA:

Implementation of VME-Link receiver is in progress. Should have something to test early next week.

#### **Other Firmware**

A possible work around (tying down design with Relational Macros before adding ChipScope) to permit reliable use of Chip-Scope in our designs seems to work on FE design, but not on BE design?

Rob has adapted Xilinx reference design (to match our S-LINK requirements) for "Channel Link" tests on development board.

He has observed counter data being transferred over 2 metres on his special cable (5 lines?) at 24 MHz (7:1 Mux => 168 MHz clock on cable.)

No checks on bit errors yet. Can go higher on clock speed.

# Other Activities

Existing problem reports are being collated and brought up to date for purposes of CALICE project review. CALICE are using the rear-end of FED board design.