# **Project Monitor Form**

| Project: CMS FED                   | PMF number: 43              |
|------------------------------------|-----------------------------|
| <b>Date:</b> Tuesday 09 March-2004 | <b>Sheet:</b> 1 <b>of</b> 2 |
| 1                                  |                             |

Project Implementation phase.

#### FED-PMCs:

A total of 40 PMCs have now been sent to CERN completing agreed order. one sent back from USA already (it got dropped, but likely able to repair).

of remaining 10:

2 are good spares for CERN;

2 undergoing final test, expect to be good spares.

2 pass all tests, but won't work properly on CERN adapter in PC?

- 1 is damaged (cap misplaced.)
- 3 have digital faults, which have not been able to solve.

Propose that Jonathan now looks at about 10 "faulty" cards from previous productions until end of March and then we stop.

#### FEDv1:

#### Manufacture

Assembly procedure with DDi has gone well. Very good communications with them. Started by preparing a list of modifications, do not fits, to go with kitting list (including adding new ADC resistors).

We had difficulty obtaining mechanical samples from Xilinx so gave DDI one of the "dud" boards to do thermal profiling of ovens. They reported that this was invaluable for optimising BGA assembly.

A number of mainly minor snag reports came back. Of which more important were: Some ADCs got damaged somehow. We had to replace about 80 parts with 40 MHz devices (cf 65 MHz).

TTCrx delivered loose. Will get proper packing from CERN next time. Need baking out. Plus many small queries showing they really did inspect the kitting and files carefully.

Tests on each board include:

Automated Optical Inspection, BGA Ersascope, BGA X-ray.

Reasonable quote for Takaya flying probe was negotiated so we do this as well (analogue parts).

First 2 boards (13 & 14) were delivered on 8<sup>th</sup> March (as expected).

Visual inspection at RAL of nr 14 shows assembly quality is very good. Our standard patches have been done and board powered ok in test crate.

Bscan passed with only one error. Dry joint on power pin of one VME buffer chip.

Next step is to load firmware and start readout tests in crate to evaluate analogue build quality.

Remainder 4 boards to come on 11<sup>th</sup> March, together with X-ray pictures etc.

Other manufacturing news:

One of the dud FED boards was sent to National Physical Laboratory for analysis on 24<sup>th</sup> February. No news yet.

2<sup>nd</sup> PCB production meeting with representatives from CMS and ATLAS held at RAL on 3<sup>rd</sup> March. EU Framework contract for board manufacture advert and questionnaire to be finalised in next 2 weeks.

Atlas 2 CPM boards from DDi also expected this week.

### FED Status:

Nr 005 went to PISA after Tracker week FED was integrated quickly and is working. Most of effort at PISA was spent in setting up their XDAQ software.

Second Fed nr 003 is now also under test at CERN. Problems observed in CERN crate. SBS controller went faulty and had to be exchanged. Subsequently FED could not be accessed via VME. Later problem seemed to resolve itself? Checked with JC debug program and it looked fine. Nr 003 often needs explicit power reset button press after crate is powered up.

During Tracker week tests saw occasional errors in fibre header data using recent releases of firmware. Later saw similar behaviour at RAL when using BP clk. Problems cured at RAL with firmware release of 05 03.

## Future productions:

Large order (£60K) for Xilinx FPGAs (for min 30 FEDs in 2004) sent out week of 23<sup>rd</sup> February.

## **System Tests**

S-LINK tests based at Imperial (see talk at this meeting).

Detailed readout tests at various trigger rates and event sizes continue. Actually testing full FED readout chain, not just S-LINK per se.

Some bugs fixed in BE logic, but several problems still remaining.

S-LINK capture can go at higher rate in header recognition mode after BE DAQ header update, improving statistics.

Missing trigger problems now understood as due to APVE.

Problems with fixed rate triggers cured.

Other problems seen when driving Fed with random rates.

Eg FED stopping with (unexpected) FIFO full state.

Also Data lengths from FE's are incorrect sometimes. Don't know if problem is in FE or BE. Possibly just an artefact of running in scope mode?

Suggest repeat tests with Frame Finding rather than Scope mode (i.e. in proper data readout

mode).

Results are trying to be understood and correlated with buffer status bits and FED counters. APVE has to handle FED throttle signals to run at high rates. TTS signals added to BE FPGA.

CERN state that DAQ link cards will handle 80MHz transmission up to 10 metres.

FE FPGA algorithm tests at RAL (see talk at this meeting):

PPD has shown that ZERO SUPPRESSION in FE FPGA is basically working.

Some minor "features" uncovered. Bad strips can only be suppressed in pairs (except at edges)? Ordering of fibres for data complementing function is unexpected. Single strip hits ignore high threshold if low cluster threshold set to zero.

Other Tests to do...

Power and currents driving all 96 inputs in progress at Imperial.

Test of Temp cut out and Hot Swap at RAL (needs patch to board).

TTC commands, resets etc.

#### Firmware

## **Delay-FPGA**:

#### FE-FPGA:

Some time was spent studying cause of format errors in fibre headers. Eventually appeared to be correlated with changes to FE DCM logic a few weeks ago. Logic is now sorted out since version FE\_02\_15. No errors seen since and raw data captured from OptoTester is also ok. Problems synthesising on new PC resolved as due to incorrect environment variables for tools.

# **BE FPGA**:

Mainly debugging of logic for S-LINK readout. Adding additional status bits to detect overflow conditions etc.

Header and trailer formats changed to match latest DAQ descriptions.

Implementation of full state machine TTS signals is in progress (for APVE interface). Keep separate throttle lines for CERN tests.

Also need to implement TTC chan B serial decoding (and understand how to drive TTCvi to generate commands in first place).

## VME FPGA:

ADM voltage monitor is implemented and tested. Allows monitoring of all crate supply and derived voltages (and a few other bits and pieces).

LM82 serial interface for temp monitoring is implemented and tested

System ACE controller interface is implemented and tested. VME 03\_0F Major step achieved. Succeeded now in reprogramming contents of Compact Flash card in-situ. (most of work in software).

# Other Issues

Review of FED URD.

First pass done between Ian T. and John C see URD v0.54

Second pass after this meeting.

Also need to amend FED deliverables spec document (e.g. change in responsibility for final software, transition card for s-link, tts signals).