# **Project Monitor Form**

Project: CMS FED
Date: Wednesday 04 February-2004
PMF number: 42
Sheet: 1 of 2

Project Implementation phase.

#### FED-PMCs:

3 PMCs from USA repaired and shipped with 6 new PMCs on 30<sup>th</sup> January.

Expect to ship final batch of 6 to complete total of 40 next week.

Continue then to repair spares.

Update spreadsheets and status for next meeting.

#### FEDv1:

#### Manufacture

5 good PCBs (Ni/Au) arrived on 14<sup>th</sup> January as expected. (Drilling errors stopped all 7 being produced, 2 further good boards + 1 scrap board arrived following week).

Following visits to further assembly company the plans for assembly changed. Aim now to get experience with likely production manufacturer.

Quotes for assembly only were requested with CemGraft, STI and DDi.

Order with DDi passed to RAL procurement office on 2<sup>nd</sup> February.

Reasons for DDi: able to give guarantees on assembly (as they manufactured pcbs), use ODB++ for file transfer and were best price.

Assembly slot provisionally reserved for 2<sup>nd</sup> week in February.

Waiting for mechanical FPGA samples needed for thermal profiling tests.

Waiting for quotes for flying probe testing.

Discussing with DDi on passing list of modifications (e.g. new ADC termination resistors, do not fit list) in appropriate formats. FED is department's first job with DDi so a little learning curve.

Visited assembly company Cemgraft on 15<sup>th</sup> January.

Vistited assembly company DDi on 21<sup>st</sup> January.

Both companies had impressive manufacture, test and quality control facilities.

PCB production meeting with representatives from CMS and ATLAS held at RAL on 19<sup>th</sup> January. Minutes are available. Further meetings to be held monthly.

In general much better communications established between CMS and ATLAS on production issues.

Meeting with representatives from RAL Contracts on 23<sup>rd</sup> January to discuss refunds (possibly in kind) from manufacturer's of last FED production. Some more evidence from PCB company that boards made at a similar time to ours may have had problems with solder resist curing which could have caused solder bridges. It is planned to send one of bad FED boards to National Physical Laboratory for independent analysis.

#### FED Status:

Nr 005 is all ready for LSA tests. Expect to go to PISA after Tracker week (just waiting for CERN throttle card).

Second Fed nr 003 is now also under test at CERN. Occasional power up problems reported. No news yet if this was resolved. Otherwise operational.

Nr 002 was taken by Imperial after last meeting for S-LINK tests (see below). Nr 006 and 007 were taken by Imperial after last meeting for power tests.

OptoRx removed and stored from Nr 008,009,010,011.

## Future productions:

Xilinx FPGAs. Warning from distributor that lead times are getting very long (up to 15 weeks on some devices). Preparing details of costs of ordering parts for another N FEDs. Need to order soon to manufacture FEDv2 in summer.

#### **System Tests**

S-LINK tests based at Imperial (see talk at this meeting).

Using nr 002 and modified transition card given to Imperial after last meeting.

Working closely with Costas, Osman and James at Imperial good progress has been made.

First tests showed that data bits were swapped. Due to using slightly out of date schematics. Easily identified and fixed. Then saw identically formatted data transfer over S-LINK and VME. Learnt that FED-Kit also expects certain fixed values in DAQ header and trailer that weren't defined when Emlyn implemented code. Can be fixed. But these words can also be ignored. More sophisticated pattern generator firmware was requested and implemented.

S-LINK clock (80 MHz single ended) displays some kink structure probably due to termination on transition card. Should not have effect on correct data transfer, but can be cleaned up. Good news is that no data transfer bit errors have been found to date.

Detailed readout tests at various trigger rates and event sizes are in progress.

Results are trying to be understood and correlated with buffer status bits and FED counters.

Trigger/readout rates seem to be limited. Don't think limit is the FED. If transition card is removed the FED can be driven at much higher rates.

Need to speed up system rates to do sensitive bit transfer tests.

#### FE FPGA algorithm tests at RAL:

PPD has shown that PROCESSED RAW DATA mode (ie re-ordering, pedestal subtraction and common-mode subtraction) in FE FPGA is working. Tests of ZERO SUPPRESSION MODE (ie cluster finding) are in progress. (see talk given at this meeting).

Note: the results of these tests are sensitive to correct adjustments of the adc sampling point via clock skews.

## Firmware

# **Delay-FPGA**:

Understood problems reported with setting clock skews. Due to different channel ordering convention in Delay FPGA compared to software. Meant that 1<sup>st</sup> and 3<sup>rd</sup> skews were correct but 2<sup>nd</sup> and 4<sup>th</sup> were swapped. Fixed in software.

After a bit of detective work the Spy Channel is also now working.

(Bug in Front-End logic had prevented serial data transfer on 2 out of 3 Delay chips)

Now observe Spy (pedestal data) from 4 channels on each Delay Chip. (Note Data starts after a fixed number of empty bits in serial stream). Successfully compared with normal readout data. Channel ordering same as Clock Skew.

Note: Spy channel as implemented is triggered by software. We will probably need to modify to trigger on hardware to synchronise with frame capture.

#### FE-FPGA:

Bug for spy channel fixed (see above). FIFO flags debugged with Bill Gannon. Bill left RAL at end of January.

#### **BE FPGA**:

Improved pattern generator for S-LINK test implemented.

#### VME FPGA:

Serial interface to EPROM (for storage of ser nr etc) was completed and tested successfully. Can read and write individual bytes to memory and protect selectable regions of memory. Minor irritation is that we can set, but can't read back control register.

Rate measurements of Block Transfer using SBS and HAL block transfer done in test crate with VMETRO Bus analyser module.

For 256 byte reads from FED event buffer average transfer = 2.4 microsecs => 1.6 Mbytes/sec Compare with test on commercial memory card = 2.0 microsec => 2 Mbytes/sec Neither very impressive. Indicates limiting factor is not the FED.

Nevertheless, more than an order of magnitude better than single reads with same interface.

Now have a fuller understanding of System ACE interface for in-situ reprogramming for FPGAs. Plan to keep firmware interface relatively simple and put most of work onto software. Design specified and implementation just started.

ADM voltage monitor and LM82 serial interfaces still to implement. But should be straightforward copies of existing firmware blocks.